Principal DFT and Test Engineer

Company:  Marvell Semiconductor, Inc.
Location: Santa Clara
Closing Date: 18/10/2024
Salary: £150 - £200 Per Annum
Hours: Full Time
Type: Permanent
Job Requirements / Description

About Marvell

Marvell's semiconductor solutions are the essential building blocks of the data infrastructure that connects our world. Across enterprise, cloud and AI, automotive, and carrier architectures, our innovative technology is enabling new possibilities.

At Marvell, you can affect the arc of individual lives, lift the trajectory of entire industries, and fuel the transformative potential of tomorrow. For those looking to make their mark on purposeful and enduring innovation, above and beyond fleeting trends, Marvell is a place to thrive, learn, and lead.

Your Team, Your Impact

Marvell is looking for highly motivated, talented DFT and test development principal engineer. You will be part of a dynamic NPI product engineering team working on the most advanced technologies in silicon process and SoC designs. You will work closely with DFT, Design, Product, CAD, Firmware, and Reliability and Failure Analysis engineering teams to design, develop, and debug products as well as drive for design for testability solutions.

What You Can Expect

  • As a Principal DFT and Test Engineer, you will be responsible for test program development for characterization, production, and wafer sort on Advantest 93K and/or Teradyne UltraFLEX tester platform(s).
  • A Technical lead to drive the testability review with DFT/DFM teams to define and enhance yield and test methodologies.
  • Create all the documentation for detailed test plans and test methodologies to meet product specifications.
  • Lead the efforts to work closely with the DFT engineering team to ensure design verification of DFT IP inserted at RTL level and applying the right DFT methodologies in structure testing (ATPG/memory BIST).
  • Test pattern conversion from design simulation environment to ATE format.

What We're Looking For

  • Bachelor's degree in Electrical Engineering or related fields and 10-15 years of related professional experience. Master's degree and/or PhD in Electrical Engineering or related fields with 5-10 years of experience.
  • Minimum 8+ years of test program development experience on the Advantest 93K and/or Teradyne UltraFLEX ATE tester platform(s) with 3+ years of DFT related experience.
  • Solid background in ATE testing (critical skill), test methodology, silicon process, DFT/DFM, and high-speed digital testing experience required.
  • Experience in one or more of the following is required: DFT including ATPG, memory BIST, design/DFT verification including simulation/timing closure, JTAG/ICL/PDL, functional test, high-speed IO.
  • Knowledge of ATPG pattern generation tools (such as Siemen Tessent Shell, Synopsys Tetramax), Scan/MBIST diagnostic (logical and physical layout aware), and DFT Insertion (Siemen Tessent Shell MBIST and BSCAN, Synopsys Design Compiler (DC)).
  • Strong knowledge of C/C++, Perl, Python, VCS, NC-Verilog, and Linux environment.
  • Must have effective interpersonal, teamwork, and communication skills.
  • Excellent problem solving, teamwork, collaboration, and interpersonal skills.
  • Has an inherent sense of urgency and accountability.
  • Grounded, detail-oriented.
  • Must have the ability to multi-task in a fast-paced environment.

Expected Base Pay Range (USD)

120,950 - 181,200, $ per annum. The successful candidate's starting base pay will be determined based on job-related skills, experience, qualifications, work location, and market conditions. The expected base pay range for this role may be modified based on market conditions.

Additional Compensation and Benefit Elements

At Marvell, we offer a total compensation package with a base, bonus, and equity. Health and financial wellbeing are part of the package. That means flexible time off, 401k, plus a year-end shutdown, floating holidays, and paid time off to volunteer. This role is eligible for our hybrid work model in which you will be able to split time between working from home and on-site in a Marvell office.

#J-18808-Ljbffr
Apply Now
Share this job
Marvell Semiconductor, Inc.
  • Similar Jobs

  • Principal Design For Test (DFT) Engineer

    San Jose
    View Job
  • DFT Engineer

    Santa Clara
    View Job
  • DFT Engineer

    Santa Clara
    View Job
  • Principal Test Engineer

    Santa Clara
    View Job
  • Principal Test Engineer

    Santa Clara
    View Job
An error has occurred. This application may no longer respond until reloaded. Reload 🗙