ASIC RTL Design Engineer-

Company:  Ipro Networks Pte. Ltd.
Location: Fremont
Closing Date: 03/11/2024
Salary: £150 - £200 Per Annum
Hours: Full Time
Type: Permanent
Job Requirements / Description

Job title: ASIC RTL Design Engineer
Position type : Full-time
Location:
Fremont, CA
Singapore

Pay Range For This Position: $110,000 - $300,000 per year
Job ID: 136686

  • Responsibilities:

Lead RTL design, simulation, and verification efforts for ASIC/SoC products, ensuring robust and efficient designs.

Integrate and validate IP blocks within the larger system, ensuring seamless functionality and compatibility.

Thoroughly comprehend both internal and external requirements, conducting Power, Performance, and Area (PPA) analysis to optimize design trade-offs.

Collaborate closely with the backend team, participating in RTL coding, implementation, and synthesis stages to ensure successful tape out.

Develop and maintain reusable internal intellectual properties (IPs) tailored for AI and/or in-memory computing applications.

Provide crucial support for Post-Si testing and validation, diagnosing and rectifying issues to ensure the overall functionality and quality of the product.

Play a mentorship role by guiding and coaching junior engineers, sharing expertise and best practices to foster their professional growth.

Contribute to design reviews and cross-functional discussions, offering insights and recommendations to enhance product performance and reliability.

Stay up-to-date with industry trends and advancements in RTL design methodologies, integrating innovative techniques to improve product quality and efficiency.

Collaborate with cross-functional teams, including software, architecture, and verification teams, to achieve cohesive and successful product development and delivery.

  • Requirements:

MS with 5+ years of experience or PhD in Electrical Engineering with emphasis on RTL/SoC/digital design.

Experience with Verilog and System Verilog.

Experience with VCS, Verdi or other industry standard tools.

Experience with pre-layout simulation and post-layout simulation; understanding of the design flow.

Ability to work with the backend team.

Familiarity with AMBA APB AXI Protocol.

Familiarity with RISC/Arm or other core architectures.

Ability to create innovative architecture and solutions to customer requirements.

Ability to work in a startup environment and work both independently and as a team player, with the ability to provide technical leadership to other members of the engineering team.

Experience in one or more of the following areas considered a strong plus: FPGA/ASIC design of image processing systems.

Working knowledge of SoC architecture such as CPU, GPU or accelerators.

Familiarity with: UVM, place-and-route, STA, EM/IR/Power.

#J-18808-Ljbffr
Apply Now
Share this job
Ipro Networks Pte. Ltd.
  • Similar Jobs

  • Verification Engineer/ASIC RTL / SoC Design Engineer

    Fremont
    View Job
  • RFIC/ASIC Design Engineer

    Milpitas
    View Job
  • Senior ASIC Design Verification Engineer

    Milpitas
    View Job
  • ASIC/SoC Design Verification Engineer

    Fremont
    View Job
  • ASIC/SoC Design Verification Engineer

    Fremont
    View Job
An error has occurred. This application may no longer respond until reloaded. Reload 🗙