Digital Design Engineer

Company:  Idaho Scientific
Location: Salt Lake City
Closing Date: 28/10/2024
Salary: £100 - £125 Per Annum
Hours: Full Time
Type: Permanent
Job Requirements / Description

Life is Short. Solve Hard Problems with Cool People.
Idaho Scientific is the Goldilocks of the spirit and growth of a startup, with a financial footing and safety of a stable corporation. The perks of working at Idaho Scientific include all the benefits you’d expect from an employer who prioritizes a balanced human experience:

  • Competitive Pay
  • Flexible Work Schedule
  • Health Benefits and Insurance
  • Retirement fund contributions
  • Profit Sharing
  • Generous Paid Time Off Policy
Solve the Problem, Not the Symptom.
Idaho Scientific designs and deploys secure system solutions through novel CPU design, crypto cores, purpose-built system-on-a-chip architectures and hardened operating systems. Our solutions are the foundation for how military systems will remain safe and secure in the conflicts of the future. We need smart people like you to join us in solving hard problems that matter.

What You’ll Get to Do:
  • Collaborate with team leaders to explore and clearly identify real problems and solutions.
  • Refine and improve the microarchitecture of Idaho Scientific IP to optimize performance, I/O, power consumption, area utilization, recurring cost and security functions.
  • Implement and simulate IP blocks in RTL using SystemVerilog, VHDL, and other languages.
  • Integrate complex systems that instantiate both Idaho Scientific and third party IP.
  • Contribute to all aspects of design success from specification to production.
  • Apply our state-of-the-art IP to ASIC and FPGA products in the real world.
  • Use high-quality design methods and processes to achieve excellent results.
  • Work with other top-notch ASIC design engineers.
Required Qualifications & Experience
  • US Citizenship (no exceptions)
  • Proven work experience designing and fabricating an ASIC (no exceptions)
  • Ability to get a security clearance
  • Solid technical understanding of FPGA or ASIC product development
  • Ability to communicate clearly in person and in written documentation
  • Degree in Computer Engineering, Computer Science, Electrical Engineering or related field
  • In-depth knowledge and experience with digital architectures and design methods such as RTL coding, synthesis, place-and-route, timing closure, constrained-random and formal verification
  • Strong analytical and problem solving skills
  • Extreme attention to detail
  • A willingness to roll up one’s sleeves to get the job done
  • Skilled at working effectively with cross functional teams
Preferred Qualifications & Experience
  • US Security Clearance, Active or current within the last two years
  • Prior experience with FPGA emulation of complex RTL
  • Working knowledge of applied cryptography and cyber security topics
  • Experience applying principles of cyber security to operational technology and embedded systems
  • Experience with SystemVerilog, VHDL, and Test-Driven Development principles
Location
  • The preferred work location is at Idaho Scientific headquarters in Boise, Idaho or in Salt Lake City, Utah
Commitment to Diversity.
Idaho Scientific is an equal employment opportunity employer. Qualified applicants will not be discriminated against due to race, color, creed, sex, sexual orientation, gender identity or expression, age, religion, national origin, citizenship status, disability, ancestry, marital status, veteran status, medical condition including pregnancy, or any protected category prohibited by local, state or federal laws.#J-18808-Ljbffr
Apply Now
Share this job
Idaho Scientific
  • Similar Jobs

  • Digital Design Engineering Lead

    Salt Lake City
    View Job
  • FPGA Design Engineer

    Salt Lake City
    View Job
  • Analysis Design Engineer

    Salt Lake City
    View Job
  • Analysis Design Engineer

    Salt Lake City
    View Job
  • Lead, FPGA Design Engineer

    Salt Lake City
    View Job
An error has occurred. This application may no longer respond until reloaded. Reload 🗙